首页 | 本学科首页   官方微博 | 高级检索  
     检索      

基于FPGA的误码仪设计与实现
引用本文:陈小敏,朱秋明,虞湘宾,孟田珍.基于FPGA的误码仪设计与实现[J].中国现代教育装备,2013(3):4-6.
作者姓名:陈小敏  朱秋明  虞湘宾  孟田珍
作者单位:南京航空航天大学电子信息工程学院
基金项目:南京航空航天大学教育教学改革研究项目“通信原理课程研究型教学方法的探索与实践”资助
摘    要:误码率是评价数据传输设备及其信道工作质量的一个重要指标,而误码仪作为通信系统的可靠性测量工具,广泛用于传输设备的生产调试、检验以及日常维护维修,旨在完成一个高斯衰落信道下数字基带系统的实现及其误码率性能的测试。借助FPGA实验平台,通过Verilog语言在FPGA芯片上编程以实现数字基带信号的产生、星座映射、基带成型、信道、匹配滤波、判决、解映射、误码计算等模块,并通过FPGA的数码管显示误码率。

关 键 词:通信系统  误码仪  FPGA  Matlab

Design and realization of bit error tester based on FPGA
Chen Xiaomin,Zhu Qiuming,Yu Xiangbin,Meng Tianzhen.Design and realization of bit error tester based on FPGA[J].China Modern Education Equipment,2013(3):4-6.
Authors:Chen Xiaomin  Zhu Qiuming  Yu Xiangbin  Meng Tianzhen
Institution:Nanjing university of aeronautics and astronautics,Nanjing,210016,China
Abstract:The bit error rate is an important indicator for evaluating the data transmission equipment and its channel quality, while the bit error tester, as a tool to test the reliability of a communication system, is widely used in the production, testing, inspecting and maintenance of transmission equipment. In this paper, a bit error tester for digital baseband communication systems over Gaussian fading channel is designed, and the corresponding test of bit error rate (BER) performance can be realized. By means of FPGA experiment platform, the production of the digital baseband signals, constellation mapping, baseband shaping, channel, matched-filter, decision, de-mapping, and the calculation of BER can be realized by programming with Verilog language. Moreover, the resultant BER can be displayed with FPGA.
Keywords:communication systems  bit error tester  FPGA  Matlab
本文献已被 CNKI 维普 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号